mirror of
https://github.com/hathach/tinyusb.git
synced 2025-03-25 10:43:44 +00:00
renesas_ra: add support for HS port
This commit is contained in:
parent
2afef458be
commit
be54870c3b
@ -22,6 +22,7 @@ CFLAGS += \
|
|||||||
SRC_C += \
|
SRC_C += \
|
||||||
src/portable/renesas/rusb2/dcd_rusb2.c \
|
src/portable/renesas/rusb2/dcd_rusb2.c \
|
||||||
src/portable/renesas/rusb2/hcd_rusb2.c \
|
src/portable/renesas/rusb2/hcd_rusb2.c \
|
||||||
|
src/portable/renesas/rusb2/rusb2_ra.c \
|
||||||
hw/mcu/renesas/fsp/ra/fsp/src/bsp/cmsis/Device/RENESAS/Source/startup.c \
|
hw/mcu/renesas/fsp/ra/fsp/src/bsp/cmsis/Device/RENESAS/Source/startup.c \
|
||||||
hw/mcu/renesas/fsp/ra/fsp/src/bsp/cmsis/Device/RENESAS/Source/system.c \
|
hw/mcu/renesas/fsp/ra/fsp/src/bsp/cmsis/Device/RENESAS/Source/system.c \
|
||||||
hw/mcu/renesas/fsp/ra/fsp/src/bsp/mcu/all/bsp_clocks.c \
|
hw/mcu/renesas/fsp/ra/fsp/src/bsp/mcu/all/bsp_clocks.c \
|
||||||
@ -47,6 +48,7 @@ INC += \
|
|||||||
$(TOP)/hw/mcu/renesas/fsp/ra/fsp/inc \
|
$(TOP)/hw/mcu/renesas/fsp/ra/fsp/inc \
|
||||||
$(TOP)/hw/mcu/renesas/fsp/ra/fsp/inc/api \
|
$(TOP)/hw/mcu/renesas/fsp/ra/fsp/inc/api \
|
||||||
$(TOP)/hw/mcu/renesas/fsp/ra/fsp/inc/instances \
|
$(TOP)/hw/mcu/renesas/fsp/ra/fsp/inc/instances \
|
||||||
|
$(TOP)/hw/mcu/renesas/fsp/ra/fsp/src/bsp/mcu/all \
|
||||||
$(TOP)/$(FSP_MCU_DIR) \
|
$(TOP)/$(FSP_MCU_DIR) \
|
||||||
$(TOP)/$(FSP_BOARD_DIR)
|
$(TOP)/$(FSP_BOARD_DIR)
|
||||||
|
|
||||||
|
@ -52,8 +52,10 @@
|
|||||||
/* LINK core registers */
|
/* LINK core registers */
|
||||||
#if defined(__CCRX__)
|
#if defined(__CCRX__)
|
||||||
#define RUSB2 ((RUSB2_REG_t __evenaccess*) RUSB2_REG_BASE)
|
#define RUSB2 ((RUSB2_REG_t __evenaccess*) RUSB2_REG_BASE)
|
||||||
|
#elif (CFG_TUSB_RHPORT1_MODE & OPT_MODE_DEVICE)
|
||||||
|
#define RUSB2 ((R_USB_HS0_Type*)R_USB_HS0_BASE)
|
||||||
#else
|
#else
|
||||||
#define RUSB2 ((RUSB2_REG_t*) RUSB2_REG_BASE)
|
#define RUSB2 ((R_USB_FS0_Type*)R_USB_FS0_BASE)
|
||||||
#endif
|
#endif
|
||||||
|
|
||||||
/* Start of definition of packed structs (used by the CCRX toolchain) */
|
/* Start of definition of packed structs (used by the CCRX toolchain) */
|
||||||
@ -81,6 +83,18 @@ typedef union TU_ATTR_PACKED {
|
|||||||
volatile uint16_t u16;
|
volatile uint16_t u16;
|
||||||
} hw_fifo_t;
|
} hw_fifo_t;
|
||||||
|
|
||||||
|
typedef union TU_ATTR_PACKED {
|
||||||
|
struct {
|
||||||
|
volatile uint32_t : 24;
|
||||||
|
volatile uint32_t u8: 8;
|
||||||
|
};
|
||||||
|
struct {
|
||||||
|
volatile uint32_t : 16;
|
||||||
|
volatile uint32_t u16: 16;
|
||||||
|
};
|
||||||
|
volatile uint32_t u32;
|
||||||
|
} hw_fifo32_t;
|
||||||
|
|
||||||
typedef struct TU_ATTR_PACKED
|
typedef struct TU_ATTR_PACKED
|
||||||
{
|
{
|
||||||
void *buf; /* the start address of a transfer data buffer */
|
void *buf; /* the start address of a transfer data buffer */
|
||||||
@ -185,14 +199,18 @@ static inline void pipe_wait_for_ready(unsigned num)
|
|||||||
|
|
||||||
static void pipe_write_packet(void *buf, volatile void *fifo, unsigned len)
|
static void pipe_write_packet(void *buf, volatile void *fifo, unsigned len)
|
||||||
{
|
{
|
||||||
|
#if (CFG_TUSB_RHPORT1_MODE & OPT_MODE_DEVICE)
|
||||||
|
volatile hw_fifo32_t *reg = (volatile hw_fifo32_t*) fifo;
|
||||||
|
#else
|
||||||
volatile hw_fifo_t *reg = (volatile hw_fifo_t*) fifo;
|
volatile hw_fifo_t *reg = (volatile hw_fifo_t*) fifo;
|
||||||
|
#endif
|
||||||
uintptr_t addr = (uintptr_t)buf;
|
uintptr_t addr = (uintptr_t)buf;
|
||||||
while (len >= 2) {
|
while (len >= 2) {
|
||||||
reg->u16 = *(const uint16_t *)addr;
|
reg->u16 = *(const uint16_t *)addr;
|
||||||
addr += 2;
|
addr += 2;
|
||||||
len -= 2;
|
len -= 2;
|
||||||
}
|
}
|
||||||
if (len) {
|
if (len > 0) {
|
||||||
reg->u8 = *(const uint8_t *)addr;
|
reg->u8 = *(const uint8_t *)addr;
|
||||||
++addr;
|
++addr;
|
||||||
}
|
}
|
||||||
@ -519,12 +537,17 @@ static void process_bus_reset(uint8_t rhport)
|
|||||||
++ctr;
|
++ctr;
|
||||||
}
|
}
|
||||||
tu_varclr(&_dcd);
|
tu_varclr(&_dcd);
|
||||||
|
|
||||||
|
#if (CFG_TUSB_RHPORT1_MODE & OPT_MODE_DEVICE)
|
||||||
|
dcd_event_bus_reset(rhport, TUSB_SPEED_HIGH, true);
|
||||||
|
#else
|
||||||
dcd_event_bus_reset(rhport, TUSB_SPEED_FULL, true);
|
dcd_event_bus_reset(rhport, TUSB_SPEED_FULL, true);
|
||||||
|
#endif
|
||||||
}
|
}
|
||||||
|
|
||||||
static void process_set_address(uint8_t rhport)
|
static void process_set_address(uint8_t rhport)
|
||||||
{
|
{
|
||||||
const uint32_t addr = RUSB2->USBADDR_b.USBADDR;
|
const uint32_t addr = RUSB2->USBADDR & 0xFF;
|
||||||
if (!addr) return;
|
if (!addr) return;
|
||||||
const tusb_control_request_t setup_packet = {
|
const tusb_control_request_t setup_packet = {
|
||||||
#if defined(__CCRX__)
|
#if defined(__CCRX__)
|
||||||
@ -572,34 +595,53 @@ void dcd_init(uint8_t rhport)
|
|||||||
{
|
{
|
||||||
(void)rhport;
|
(void)rhport;
|
||||||
|
|
||||||
#if 0 // previously present in the rx driver before generalization
|
#if (CFG_TUSB_RHPORT1_MODE & OPT_MODE_DEVICE)
|
||||||
uint32_t pswi = disable_interrupt();
|
RUSB2->SYSCFG_b.HSE = 1;
|
||||||
SYSTEM.PRCR.WORD = SYSTEM_PRCR_PRKEY | SYSTEM_PRCR_PRC1;
|
RUSB2->PHYSET_b.DIRPD = 0;
|
||||||
MSTP(USB0) = 0;
|
R_BSP_SoftwareDelay((uint32_t) 1, BSP_DELAY_UNITS_MILLISECONDS);
|
||||||
SYSTEM.PRCR.WORD = SYSTEM_PRCR_PRKEY;
|
RUSB2->PHYSET_b.PLLRESET = 0;
|
||||||
enable_interrupt(pswi);
|
//RUSB2->PHYSET_b.REPSTART = 1;
|
||||||
#endif
|
RUSB2->SYSCFG_b.DRPD = 0;
|
||||||
|
RUSB2->SYSCFG_b.USBE = 1;
|
||||||
|
RUSB2->LPSTS_b.SUSPENDM = 1;
|
||||||
|
while (!RUSB2->PLLSTA_b.PLLLOCK);
|
||||||
|
//RUSB2->BUSWAIT |= 0x0F00U;
|
||||||
|
//RUSB2->PHYSET_b.REPSEL = 1;
|
||||||
|
RUSB2->CFIFOSEL_b.MBW = 1;
|
||||||
|
RUSB2->D0FIFOSEL_b.MBW = 1;
|
||||||
|
RUSB2->D1FIFOSEL_b.MBW = 1;
|
||||||
|
RUSB2->INTSTS0 = 0;
|
||||||
|
#else
|
||||||
RUSB2->SYSCFG_b.SCKE = 1;
|
RUSB2->SYSCFG_b.SCKE = 1;
|
||||||
while (!RUSB2->SYSCFG_b.SCKE) ;
|
while (!RUSB2->SYSCFG_b.SCKE) ;
|
||||||
RUSB2->SYSCFG_b.DRPD = 0;
|
RUSB2->SYSCFG_b.DRPD = 0;
|
||||||
RUSB2->SYSCFG_b.DCFM = 0;
|
RUSB2->SYSCFG_b.DCFM = 0;
|
||||||
RUSB2->SYSCFG_b.USBE = 1;
|
RUSB2->SYSCFG_b.USBE = 1;
|
||||||
|
#endif
|
||||||
|
|
||||||
// MCU specific PHY init
|
// MCU specific PHY init
|
||||||
rusb2_phy_init();
|
rusb2_phy_init();
|
||||||
|
|
||||||
|
#if (CFG_TUSB_RHPORT0_MODE & OPT_MODE_DEVICE)
|
||||||
RUSB2->PHYSLEW = 0x5;
|
RUSB2->PHYSLEW = 0x5;
|
||||||
RUSB2->DPUSR0R_FS_b.FIXPHY0 = 0u; /* USB_BASE Transceiver Output fixed */
|
RUSB2->DPUSR0R_FS_b.FIXPHY0 = 0u; /* USB_BASE Transceiver Output fixed */
|
||||||
|
|
||||||
|
#define USB_VDCEN (0x0080U) /* b7: Regulator ON/OFF control */
|
||||||
|
RUSB2->USBMC = (uint16_t) (RUSB2->USBMC | (USB_VDCEN));
|
||||||
|
#endif
|
||||||
|
|
||||||
/* Setup default control pipe */
|
/* Setup default control pipe */
|
||||||
RUSB2->DCPMAXP_b.MXPS = 64;
|
RUSB2->DCPMAXP_b.MXPS = 64;
|
||||||
RUSB2->INTENB0 = RUSB2_INTSTS0_VBINT_Msk | RUSB2_INTSTS0_BRDY_Msk | RUSB2_INTSTS0_BEMP_Msk |
|
RUSB2->INTENB0 = RUSB2_INTSTS0_VBINT_Msk | RUSB2_INTSTS0_BRDY_Msk | RUSB2_INTSTS0_BEMP_Msk |
|
||||||
RUSB2_INTSTS0_DVST_Msk | RUSB2_INTSTS0_CTRT_Msk | (USE_SOF ? RUSB2_INTSTS0_SOFR_Msk : 0) |
|
RUSB2_INTSTS0_DVST_Msk | RUSB2_INTSTS0_CTRT_Msk | (USE_SOF ? RUSB2_INTSTS0_SOFR_Msk : 0) |
|
||||||
RUSB2_INTSTS0_RESM_Msk;
|
RUSB2_INTSTS0_RESM_Msk | RUSB2_INTSTS0_NRDY_Msk;
|
||||||
RUSB2->BEMPENB = 1;
|
RUSB2->BEMPENB = 1;
|
||||||
RUSB2->BRDYENB = 1;
|
RUSB2->BRDYENB = 1;
|
||||||
|
|
||||||
|
#if (CFG_TUSB_RHPORT0_MODE & OPT_MODE_DEVICE)
|
||||||
|
RUSB2->SYSCFG_b.DPRPU = 1; /* necessary in this position */
|
||||||
|
#endif
|
||||||
|
|
||||||
if (RUSB2->INTSTS0_b.VBSTS) {
|
if (RUSB2->INTSTS0_b.VBSTS) {
|
||||||
dcd_connect(rhport);
|
dcd_connect(rhport);
|
||||||
}
|
}
|
||||||
@ -630,6 +672,10 @@ void dcd_remote_wakeup(uint8_t rhport)
|
|||||||
void dcd_connect(uint8_t rhport)
|
void dcd_connect(uint8_t rhport)
|
||||||
{
|
{
|
||||||
(void)rhport;
|
(void)rhport;
|
||||||
|
#if (CFG_TUSB_RHPORT1_MODE & OPT_MODE_DEVICE)
|
||||||
|
RUSB2->SYSCFG_b.CNEN = 1;
|
||||||
|
R_BSP_SoftwareDelay((uint32_t) 10, BSP_DELAY_UNITS_MILLISECONDS);
|
||||||
|
#endif
|
||||||
RUSB2->SYSCFG_b.DPRPU = 1;
|
RUSB2->SYSCFG_b.DPRPU = 1;
|
||||||
}
|
}
|
||||||
|
|
||||||
@ -672,6 +718,9 @@ bool dcd_edpt_open(uint8_t rhport, tusb_desc_endpoint_t const * ep_desc)
|
|||||||
|
|
||||||
/* setup pipe */
|
/* setup pipe */
|
||||||
dcd_int_disable(rhport);
|
dcd_int_disable(rhport);
|
||||||
|
#if (CFG_TUSB_RHPORT1_MODE & OPT_MODE_DEVICE)
|
||||||
|
RUSB2->PIPEBUF = 0x7C08;
|
||||||
|
#endif
|
||||||
RUSB2->PIPESEL = num;
|
RUSB2->PIPESEL = num;
|
||||||
RUSB2->PIPEMAXP = mps;
|
RUSB2->PIPEMAXP = mps;
|
||||||
volatile uint16_t *ctr = get_pipectr(num);
|
volatile uint16_t *ctr = get_pipectr(num);
|
||||||
@ -826,6 +875,9 @@ void dcd_int_handler(uint8_t rhport)
|
|||||||
break;
|
break;
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
if (is0 & RUSB2_INTSTS0_NRDY_Msk) {
|
||||||
|
RUSB2->NRDYSTS = 0;
|
||||||
|
}
|
||||||
if (is0 & RUSB2_INTSTS0_CTRT_Msk) {
|
if (is0 & RUSB2_INTSTS0_CTRT_Msk) {
|
||||||
if (is0 & RUSB2_INTSTS0_CTSQ_CTRL_RDATA) {
|
if (is0 & RUSB2_INTSTS0_CTSQ_CTRL_RDATA) {
|
||||||
/* A setup packet has been received. */
|
/* A setup packet has been received. */
|
||||||
|
@ -48,8 +48,10 @@
|
|||||||
/* LINK core registers */
|
/* LINK core registers */
|
||||||
#if defined(__CCRX__)
|
#if defined(__CCRX__)
|
||||||
#define RUSB2 ((RUSB2_REG_t __evenaccess*) RUSB2_REG_BASE)
|
#define RUSB2 ((RUSB2_REG_t __evenaccess*) RUSB2_REG_BASE)
|
||||||
|
#elif (CFG_TUSB_RHPORT1_MODE & OPT_MODE_HOST)
|
||||||
|
#define RUSB2 ((R_USB_HS0_Type*) R_USB_HS0_BASE)
|
||||||
#else
|
#else
|
||||||
#define RUSB2 ((RUSB2_REG_t*) RUSB2_REG_BASE)
|
#define RUSB2 ((R_USB_FS0_Type*) R_USB_FS0_BASE)
|
||||||
#endif
|
#endif
|
||||||
|
|
||||||
TU_ATTR_PACKED_BEGIN
|
TU_ATTR_PACKED_BEGIN
|
||||||
@ -477,31 +479,49 @@ bool hcd_init(uint8_t rhport)
|
|||||||
{
|
{
|
||||||
(void)rhport;
|
(void)rhport;
|
||||||
|
|
||||||
#if 0 // previously present in the rx driver before generalization
|
#if (CFG_TUSB_RHPORT1_MODE & OPT_MODE_HOST)
|
||||||
uint32_t pswi = disable_interrupt();
|
RUSB2->SYSCFG_b.HSE = 1;
|
||||||
SYSTEM.PRCR.WORD = SYSTEM_PRCR_PRKEY | SYSTEM_PRCR_PRC1;
|
RUSB2->PHYSET_b.HSEB = 0;
|
||||||
MSTP(USB0) = 0;
|
RUSB2->PHYSET_b.DIRPD = 0;
|
||||||
SYSTEM.PRCR.WORD = SYSTEM_PRCR_PRKEY;
|
R_BSP_SoftwareDelay((uint32_t) 1, BSP_DELAY_UNITS_MILLISECONDS);
|
||||||
enable_interrupt(pswi);
|
RUSB2->PHYSET_b.PLLRESET = 0;
|
||||||
#endif
|
RUSB2->LPSTS_b.SUSPENDM = 1;
|
||||||
|
while (!RUSB2->PLLSTA_b.PLLLOCK);
|
||||||
RUSB2->SYSCFG_b.SCKE = 1;
|
RUSB2->SYSCFG_b.DRPD = 1;
|
||||||
while (!RUSB2->SYSCFG_b.SCKE) ;
|
|
||||||
RUSB2->SYSCFG_b.DPRPU = 0;
|
|
||||||
RUSB2->SYSCFG_b.DRPD = 0;
|
|
||||||
RUSB2->SYSCFG_b.DCFM = 1;
|
RUSB2->SYSCFG_b.DCFM = 1;
|
||||||
|
RUSB2->SYSCFG_b.DPRPU = 0;
|
||||||
|
RUSB2->SYSCFG_b.CNEN = 1;
|
||||||
|
RUSB2->BUSWAIT |= 0x0F00U;
|
||||||
|
RUSB2->SOFCFG_b.INTL = 1;
|
||||||
|
RUSB2->DVSTCTR0_b.VBUSEN = 1;
|
||||||
|
RUSB2->CFIFOSEL_b.MBW = 1;
|
||||||
|
RUSB2->D0FIFOSEL_b.MBW = 1;
|
||||||
|
RUSB2->D1FIFOSEL_b.MBW = 1;
|
||||||
|
RUSB2->INTSTS0 = 0;
|
||||||
|
for (volatile int i = 0; i < 30000; ++i) ;
|
||||||
|
RUSB2->SYSCFG_b.USBE = 1;
|
||||||
|
#else
|
||||||
|
/* HOST DEVICE Full SPEED */
|
||||||
|
RUSB2->SYSCFG_b.SCKE = 1; /* USB Clock enable */
|
||||||
|
while (!RUSB2->SYSCFG_b.SCKE) ;
|
||||||
|
RUSB2->SYSCFG_b.DPRPU = 0; /* D+ pull up enable - 0/disable in host mode */
|
||||||
|
RUSB2->SYSCFG_b.DRPD = 1; /* D+/D- pull down - 1/in Host mode (pag.834)*/
|
||||||
|
RUSB2->SYSCFG_b.DCFM = 1; /* HOST or Device - 1/HOST */
|
||||||
|
|
||||||
RUSB2->DVSTCTR0_b.VBUSEN = 1;
|
RUSB2->DVSTCTR0_b.VBUSEN = 1;
|
||||||
|
|
||||||
RUSB2->SYSCFG_b.DRPD = 1;
|
RUSB2->SYSCFG_b.DRPD = 1;
|
||||||
for (volatile int i = 0; i < 30000; ++i) ;
|
for (volatile int i = 0; i < 30000; ++i) ;
|
||||||
RUSB2->SYSCFG_b.USBE = 1;
|
RUSB2->SYSCFG_b.USBE = 1;
|
||||||
|
#endif
|
||||||
|
|
||||||
// MCU specific PHY init
|
// MCU specific PHY init
|
||||||
rusb2_phy_init();
|
rusb2_phy_init();
|
||||||
|
|
||||||
|
#if (CFG_TUSB_RHPORT0_MODE & OPT_MODE_HOST)
|
||||||
RUSB2->PHYSLEW = 0x5;
|
RUSB2->PHYSLEW = 0x5;
|
||||||
RUSB2->DPUSR0R_FS_b.FIXPHY0 = 0u; /* Transceiver Output fixed */
|
RUSB2->DPUSR0R_FS_b.FIXPHY0 = 0u; /* Transceiver Output fixed */
|
||||||
|
#endif
|
||||||
|
|
||||||
/* Setup default control pipe */
|
/* Setup default control pipe */
|
||||||
RUSB2->DCPCFG = RUSB2_PIPECFG_SHTNAK_Msk;
|
RUSB2->DCPCFG = RUSB2_PIPECFG_SHTNAK_Msk;
|
||||||
|
16
src/portable/renesas/rusb2/rusb2_ra.c
Normal file
16
src/portable/renesas/rusb2/rusb2_ra.c
Normal file
@ -0,0 +1,16 @@
|
|||||||
|
#include "tusb_option.h"
|
||||||
|
#include "rusb2_ra.h"
|
||||||
|
|
||||||
|
#ifdef CFG_TUSB_RHPORT0_MODE
|
||||||
|
IRQn_Type _usb_fs_irqn = USBFS_INT_IRQn;
|
||||||
|
void tud_set_irq_usbfs(IRQn_Type q) {
|
||||||
|
_usb_fs_irqn = q;
|
||||||
|
}
|
||||||
|
#endif
|
||||||
|
|
||||||
|
#ifdef CFG_TUSB_RHPORT1_MODE
|
||||||
|
IRQn_Type _usb_hs_irqn = USBHS_USB_INT_RESUME_IRQn;
|
||||||
|
void tud_set_irq_usbhs(IRQn_Type q) {
|
||||||
|
_usb_hs_irqn = q;
|
||||||
|
}
|
||||||
|
#endif
|
@ -34,18 +34,45 @@ extern "C" {
|
|||||||
/* renesas fsp api */
|
/* renesas fsp api */
|
||||||
#include "bsp_api.h"
|
#include "bsp_api.h"
|
||||||
|
|
||||||
#define RUSB2_REG_BASE (0x40090000)
|
extern IRQn_Type _usb_fs_irqn;
|
||||||
|
extern IRQn_Type _usb_hs_irqn;
|
||||||
|
|
||||||
TU_ATTR_ALWAYS_INLINE static inline void rusb2_int_enable(uint8_t rhport)
|
TU_ATTR_ALWAYS_INLINE static inline void rusb2_int_enable(uint8_t rhport)
|
||||||
{
|
{
|
||||||
(void) rhport;
|
#ifdef CFG_TUSB_RHPORT1_MODE
|
||||||
NVIC_EnableIRQ(TU_IRQn);
|
#if (CFG_TUSB_RHPORT1_MODE != 0)
|
||||||
|
if (rhport == 1) {
|
||||||
|
NVIC_EnableIRQ(_usb_hs_irqn);
|
||||||
|
}
|
||||||
|
#endif
|
||||||
|
#endif
|
||||||
|
|
||||||
|
#ifdef CFG_TUSB_RHPORT0_MODE
|
||||||
|
#if (CFG_TUSB_RHPORT0_MODE != 0)
|
||||||
|
if (rhport == 0) {
|
||||||
|
NVIC_EnableIRQ(_usb_fs_irqn);
|
||||||
|
}
|
||||||
|
#endif
|
||||||
|
#endif
|
||||||
}
|
}
|
||||||
|
|
||||||
TU_ATTR_ALWAYS_INLINE static inline void rusb2_int_disable(uint8_t rhport)
|
TU_ATTR_ALWAYS_INLINE static inline void rusb2_int_disable(uint8_t rhport)
|
||||||
{
|
{
|
||||||
(void) rhport;
|
#ifdef CFG_TUSB_RHPORT1_MODE
|
||||||
NVIC_DisableIRQ(TU_IRQn);
|
#if (CFG_TUSB_RHPORT1_MODE != 0)
|
||||||
|
if (rhport == 1) {
|
||||||
|
NVIC_DisableIRQ(_usb_hs_irqn);
|
||||||
|
}
|
||||||
|
#endif
|
||||||
|
#endif
|
||||||
|
|
||||||
|
#ifdef CFG_TUSB_RHPORT0_MODE
|
||||||
|
#if (CFG_TUSB_RHPORT0_MODE != 0)
|
||||||
|
if (rhport == 0) {
|
||||||
|
NVIC_DisableIRQ(_usb_fs_irqn);
|
||||||
|
}
|
||||||
|
#endif
|
||||||
|
#endif
|
||||||
}
|
}
|
||||||
|
|
||||||
// MCU specific PHY init
|
// MCU specific PHY init
|
||||||
|
Loading…
x
Reference in New Issue
Block a user